- Timing From Microseconds to Hours - Astable or Monostable Operation - Adjustable Duty Cycle - TTL-Compatible Output Can Sink or Source Up To 200 mA ### description/ordering information These devices are precision timing circuits capable of producing accurate time delays or oscillation. In the time-delay or monostable mode of operation, the timed interval is controlled by a single external resistor and capacitor network. In the astable mode of operation, the frequency and duty cycle can be controlled independently with two external resistors and a single external capacitor. The threshold and trigger levels normally are two-thirds and one-third, respectively, of $V_{CC}$ . These levels can be altered by use of the control-voltage terminal. When the trigger input falls below the trigger level, the flip-flop is set and the output goes high. If the trigger input is above the trigger level and the threshold input is above the threshold level, the flip-flop is reset and NE555 . . . D, P, PS, OR PW PACKAGE SA555 . . . D OR P PACKAGE SE555 . . . D, JG, OR P PACKAGE (TOP VIEW) NC - No internal connection the output is low. The reset (RESET) input can override all other inputs and can be used to initiate a new timing cycle. When RESET goes low, the flip-flop is reset and the output goes low. When the output is low, a low-impedance path is provided between discharge (DISCH) and ground. The output circuit is capable of sinking or sourcing current up to 200 mA. Operation is specified for supplies of 5 V to 15 V. With a 5-V supply, output levels are compatible with TTL inputs. Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. # description/ordering information (continued) #### **ORDERING INFORMATION** | TA | V <sub>THRES</sub><br>MAX<br>V <sub>CC</sub> = 15 V | PACKA | GE <sup>†</sup> | ORDERABLE<br>PART NUMBER | TOP-SIDE<br>MARKING | | |----------------|-----------------------------------------------------|------------------------------|-----------------|--------------------------|---------------------|--| | | | PDIP (P) | Tube of 50 | NE555P | NE555P | | | | | 0010 (P) | Tube of 75 | NE555D | NESSS | | | 000 1- 7000 | 44.01/ | SOIC (D) | Reel of 2500 | NE555DR | NE555 | | | 0°C to 70°C | 11.2 V | SOP (PS) | Reel of 2000 | NE555PSR | N555 | | | | | T0000 (DIA) | Tube of 150 | NE555PW | NEEE | | | | | TSSOP (PW) | Reel of 2000 | NE555PWR | N555 | | | | 11.2 V | PDIP (P) | Tube of 50 | SA555P | SA555P | | | -40°C to 85°C | | 0010 (P) | Tube of 75 | SA555D | 04555 | | | | | SOIC (D) | Reel of 2000 | SA555DR | SA555 | | | | | PDIP (P) | Tube of 50 | SE555P | SE555P | | | | | 0010 (D) | Tube of 75 | SE555D | 055550 | | | −55°C to 125°C | 10.6 V | SOIC (D) | Reel of 2500 | SE555DR | SE555D | | | | | CDIP (JG) Tube of 50 SE555JG | | SE555JG | SE555JG | | | | | LCCC (FK) | Tube of55 | SE555FK | SE555FK | | <sup>†</sup> Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package. #### **FUNCTION TABLE** | RESET | TRIGGER<br>VOLTAGE‡ | THRESHOLD<br>VOLTAGE‡ | OUTPUT | DISCHARGE<br>SWITCH | |-------|----------------------|-----------------------|---------------------------|---------------------| | Low | Irrelevant | Irrelevant | Low | On | | High | <1/3 V <sub>DD</sub> | Irrelevant | High | Off | | High | >1/3 V <sub>DD</sub> | >2/3 V <sub>DD</sub> | Low | On | | High | >1/3 V <sub>DD</sub> | <2/3 V <sub>DD</sub> | As previously established | | <sup>‡</sup> Voltage levels shown are nominal. # functional block diagram Pin numbers shown are for the D, JG, P, PS, and PW packages. NOTE A: RESET can override TRIG, which can override THRES. # absolute maximum ratings over operating free-air temperature range (unless otherwise noted)† | Supply voltage, V <sub>CC</sub> (see Note 1) | | | |---------------------------------------------------------------|---------------------|----------------| | Output current | | ±225 mA | | Package thermal impedance, $\theta_{JA}$ (see Notes 2 and 3): | D package | 97°C/W | | | P package | 85°C/W | | | PS package | 95°C/W | | | PW package | 149°C/W | | Package thermal impedance, $\theta_{JC}$ (see Notes 4 and 5): | FK package | 5.61°C/W | | | JG package | 14.5°C/W | | Operating virtual junction temperature, T <sub>J</sub> | | 150°C | | Case temperature for 60 seconds: FK package | | 260°C | | Lead temperature 1,6 mm (1/16 inch) from case for 60 | seconds: JG package | 300°C | | Storage temperature range, T <sub>stg</sub> | | –65°C to 150°C | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. - NOTES: 1. All voltage values are with respect to GND. - 2. Maximum power dissipation is a function of $T_J(max)$ , $\theta_{JA}$ , and $T_A$ . The maximum allowable power dissipation at any allowable ambient temperature is $P_D = (T_J(max) T_A)/\theta_{JA}$ . Operating at the absolute maximum $T_J$ of 150°C can affect reliability. - 3. The package thermal impedance is calculated in accordance with JESD 51-7. - 4. Maximum power dissipation is a function of $T_J(max)$ , $\theta_{JC}$ , and $T_C$ . The maximum allowable power dissipation at any allowable case temperature is $P_D = (T_J(max) T_C)/\theta_{JC}$ . Operating at the absolute maximum $T_J$ of 150°C can affect reliability. - 5. The package thermal impedance is calculated in accordance with MIL-STD-883. ### recommended operating conditions | | | | MIN | MAX | UNIT | |----------------|-------------------------------------------------------------|-------|-----|------|------| | ., | SA555, | | 4.5 | 16 | ., | | VCC | Supply voltage | SE555 | 4.5 | 18 | V | | ٧ <sub>I</sub> | V <sub>I</sub> Input voltage (CONT, RESET, THRES, and TRIG) | | | | | | IO | Output current | | | ±200 | mA | | | | NE555 | 0 | 70 | | | TA | Operating free-air temperature | SA555 | -40 | 85 | °C | | | | SE555 | -55 | 125 | | # electrical characteristics, $V_{CC}$ = 5 V to 15 V, $T_A$ = 25°C (unless otherwise noted) | PARAMETER | TEST CONDITIONS | | | SE555 | | NE555<br>SA555 | | | UNIT | | |--------------------------------|----------------------------------------------------------------------------------------------------------|-----------------------------------------------|------|-------|------|----------------|------|------|------|--| | | | MIN | TYP | MAX | MIN | TYP | MAX | | | | | TUDEC voltage level | V <sub>CC</sub> = 15 V | | 9.4 | 10 | 10.6 | 8.8 | 10 | 11.2 | ., | | | THRES voltage level | V <sub>CC</sub> = 5 V | | 2.7 | 3.3 | 4 | 2.4 | 3.3 | 4.2 | V | | | THRES current (see Note 6) | | | | 30 | 250 | | 30 | 250 | nA | | | | V 45 V | | 4.8 | 5 | 5.2 | 4.5 | 5 | 5.6 | | | | TRIC voltage level | V <sub>CC</sub> = 15 V | $T_A = -55^{\circ}C \text{ to } 125^{\circ}C$ | 3 | | 6 | | | | V | | | TRIG voltage level | V00 - 5 V | | 1.45 | 1.67 | 1.9 | 1.1 | 1.67 | 2.2 | | | | | V <sub>CC</sub> = 5 V | $T_A = -55^{\circ}C \text{ to } 125^{\circ}C$ | | | 1.9 | | | | | | | TRIG current | TRIG at 0 V | | | 0.5 | 0.9 | | 0.5 | 2 | μΑ | | | DECET voltage level | | | 0.3 | 0.7 | 1 | 0.3 | 0.7 | 1 | V | | | RESET voltage level | $T_A = -55^{\circ}C \text{ to } 125^{\circ}$ | C | | | 1.1 | | | | V | | | DECET ourront | RESET at V <sub>CC</sub> | | | 0.1 | 0.4 | | 0.1 | 0.4 | m ^ | | | RESET current | RESET at 0 V | | | -0.4 | -1 | | -0.4 | -1.5 | mA | | | DISCH switch off-state current | | | | 20 | 100 | | 20 | 100 | nA | | | | V <sub>CC</sub> = 15 V | | 9.6 | 10 | 10.4 | 9 | 10 | 11 | | | | CONT voltage (open circuit) | | $T_A = -55^{\circ}C \text{ to } 125^{\circ}C$ | 9.6 | | 10.4 | | | | V | | | | V <sub>CC</sub> = 5 V | | 2.9 | 3.3 | 3.8 | 2.6 | 3.3 | 4 | | | | | | $T_A = -55^{\circ}C \text{ to } 125^{\circ}C$ | 2.9 | | 3.8 | | | | | | | | V <sub>CC</sub> = 15 V,<br>I <sub>OL</sub> = 10 mA<br>V <sub>CC</sub> = 15 V,<br>I <sub>OL</sub> = 50 mA | | | 0.1 | 0.15 | | 0.1 | 0.25 | | | | | | $T_A = -55^{\circ}C \text{ to } 125^{\circ}C$ | | | 0.2 | | | | | | | | | | | 0.4 | 0.5 | | 0.4 | 0.75 | | | | | | $T_A = -55^{\circ}C \text{ to } 125^{\circ}C$ | | | 1 | | | | | | | | V <sub>CC</sub> = 15 V, | | | 2 | 2.2 | | 2 | 2.5 | | | | Low lovel output voltage | I <sub>OL</sub> = 100 mA | $T_A = -55^{\circ}C \text{ to } 125^{\circ}C$ | | | 2.7 | | | | V | | | Low-level output voltage | V <sub>CC</sub> = 15 V, | I <sub>OL</sub> = 200 mA | | 2.5 | | | 2.5 | | V | | | | V <sub>CC</sub> = 5 V,<br>I <sub>OL</sub> = 3.5 mA | $T_A = -55^{\circ}C \text{ to } 125^{\circ}C$ | | | 0.35 | | | | | | | | V <sub>CC</sub> = 5 V, | | | 0.1 | 0.2 | | 0.1 | 0.35 | | | | | I <sub>OL</sub> = 5 mA | $T_A = -55^{\circ}C \text{ to } 125^{\circ}C$ | | | 0.8 | | | | | | | | V <sub>CC</sub> = 5 V, | I <sub>OL</sub> = 8 mA | | 0.15 | 0.25 | | 0.15 | 0.4 | | | | | V <sub>CC</sub> = 15 V, | | 13 | 13.3 | | 12.75 | 13.3 | | | | | | I <sub>OH</sub> = -100 mA | $T_A = -55^{\circ}C \text{ to } 125^{\circ}C$ | 12 | | | | | | | | | High-level output voltage | V <sub>CC</sub> = 15 V, | I <sub>OH</sub> = -200 mA | | 12.5 | | | 12.5 | | V | | | | V <sub>CC</sub> = 5 V, | | 3 | 3.3 | | 2.75 | 3.3 | | | | | | I <sub>OH</sub> = -100 mA | $T_A = -55^{\circ}C \text{ to } 125^{\circ}C$ | 2 | | | | | | | | | | Output low, | V <sub>CC</sub> = 15 V | | 10 | 12 | | 10 | 15 | | | | | No load | V <sub>CC</sub> = 5 V | | 3 | 5 | | 3 | 6 | _ | | | Supply current | Output high, | V <sub>CC</sub> = 15 V | | 9 | 10 | | 9 | 13 | mA | | | | No load | V <sub>CC</sub> = 5 V | | 2 | 4 | | 2 | 5 | | | NOTE 6: This parameter influences the maximum value of the timing resistors R<sub>A</sub> and R<sub>B</sub> in the circuit of Figure 12. For example, when $V_{CC}$ = 5 V, the maximum value is R = R<sub>A</sub> + R<sub>B</sub> $\approx$ 3.4 M $\Omega$ , and for $V_{CC}$ = 15 V, the maximum value is 10 M $\Omega$ . SLFS022E - SEPTEMBER 1973 - REVISED MARCH 2004 # operating characteristics, V<sub>CC</sub> = 5 V and 15 V | PARAMETER | | TEST SE555 | | NE555<br>SA555 | | | UNIT | | | | |----------------------------|-------------------------|--------------------------------------------------|-----|----------------|------|-----|------|-----|--------|--| | | | | MIN | TYP | MAX | MIN | TYP | MAX | | | | Initial error | Each timer, monostable§ | T. 0500 | | 0.5 | 1.5* | | 1 | 3 | | | | of timing interval‡ | Each timer, astable¶ | T <sub>A</sub> = 25°C | | 1.5 | | | 2.25 | | % | | | Temperature coefficient | Each timer, monostable§ | T 14151 / 1463/ | | 30 | 100* | | 50 | | 10.0 | | | of timing interval | Each timer, astable¶ | $T_A = MIN \text{ to MAX}$ | | 90 | | | 150 | | ppm/°C | | | Supply-voltage sensitivity | Each timer, monostable§ | T 0500 | | 0.05 | 0.2* | | 0.1 | 0.5 | 0/ 0/ | | | of timing interval | Each timer, astable¶ | T <sub>A</sub> = 25°C | | 0.15 | | | 0.3 | | %/V | | | Output-pulse rise time | | C <sub>L</sub> = 15 pF,<br>T <sub>A</sub> = 25°C | | 100 | 200* | | 100 | 300 | ns | | | Output-pulse fall time | | C <sub>L</sub> = 15 pF,<br>T <sub>A</sub> = 25°C | | 100 | 200* | | 100 | 300 | ns | | <sup>\*</sup> On products compliant to MIL-PRF-38535, this parameter is not production tested. <sup>†</sup> For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions. <sup>‡</sup> Timing interval error is defined as the difference between the measured value and the average value of a random sample from each process run. <sup>§</sup> Values specified are for a device in a monostable circuit similar to Figure 9, with the following component values: $R_A = 2 \text{ k}\Omega$ to 100 k $\Omega$ , C = 0.1 µF. <sup>¶</sup> Values specified are for a device in an astable circuit similar to Figure 12, with the following component values: $R_A = 1 \text{ k}\Omega$ to 100 k $\Omega$ , $C = 0.1 \,\mu\text{F}$ . ### TYPICAL CHARACTERISTICS<sup>†</sup> <sup>†</sup>Data for temperatures below 0°C and above 70°C are applicable for SE555 circuits only. ### TYPICAL CHARACTERISTICS<sup>†</sup> †Data for temperatures below 0°C and above 70°C are applicable for SE555 series circuits only. Figure 7 Figure 8 #### monostable operation For monostable operation, any of these timers can be connected as shown in Figure 9. If the output is low, application of a negative-going pulse to the trigger (TRIG) sets the flip-flop ( $\overline{Q}$ goes low), drives the output high, and turns off Q1. Capacitor C then is charged through $R_A$ until the voltage across the capacitor reaches the threshold voltage of the threshold (THRES) input. If TRIG has returned to a high level, the output of the threshold comparator resets the flip-flop ( $\overline{Q}$ goes high), drives the output low, and discharges C through Q1. Pin numbers shown are for the D, JG, P, PS, and PW packages. #### Figure 9. Circuit for Monostable Operation Monostable operation is initiated when TRIG voltage falls below the trigger threshold. Once initiated, the sequence ends only if TRIG is high at the end of the timing interval. Because of the threshold level and saturation voltage of Q1, the output pulse duration is approximately $t_{\rm W}=1.1R_{\rm A}C.$ Figure 11 is a plot of the time constant for various values of $R_{\rm A}$ and C. The threshold levels and charge rates both are directly proportional to the supply voltage, $V_{\rm CC}$ . The timing interval is, therefore, independent of the supply voltage, so long as the supply voltage is constant during the time interval. Applying a negative-going trigger pulse simultaneously to RESET and TRIG during the timing interval discharges C and reinitiates the cycle, commencing on the positive edge of the reset pulse. The output is held low as long as the reset pulse is low. To prevent false triggering, when RESET is not used, it should be connected to $V_{\rm CC}$ . Time - 0.1 ms/div Figure 10. Typical Monostable Waveforms Figure 11. Output Pulse Duration vs Capacitance #### astable operation As shown in Figure 12, adding a second resistor, $R_{B_1}$ to the circuit of Figure 9 and connecting the trigger input to the threshold input causes the timer to self-trigger and run as a multivibrator. The capacitor C charges through $R_A$ and $R_B$ and then discharges through $R_B$ only. Therefore, the duty cycle is controlled by the values of $R_A$ and $R_B$ This astable connection results in capacitor C charging and discharging between the threshold-voltage level ( $\approx 0.67 \times V_{CC}$ ) and the trigger-voltage level ( $\approx 0.33 \times V_{CC}$ ). As in the monostable circuit, charge and discharge times (and, therefore, the frequency and duty cycle) are independent of the supply voltage. Pin numbers shown are for the D, JG, P, PS, and PW packages. NOTE A: Decoupling CONT voltage to ground with a capacitor can improve operation. This should be evaluated for individual applications. Figure 12. Circuit for Astable Operation Figure 13. Typical Astable Waveforms #### astable operation (continued) Figure 13 shows typical waveforms generated during a stable operation. The output high-level duration $t_{\rm H}$ and low-level duration $t_{\rm L}$ can be calculated as follows: $$t_{H} = 0.693 (R_{A} + R_{B}) C$$ $t_{L} = 0.693 (R_{B}) C$ Other useful relationships are shown below. $$\begin{aligned} & \text{period} = t_{\mbox{\scriptsize H}} + t_{\mbox{\scriptsize L}} = 0.693 \ (\mbox{\scriptsize R}_{\mbox{\scriptsize A}} + 2\mbox{\scriptsize R}_{\mbox{\scriptsize B}}) \ \mbox{\scriptsize C} \\ & & \frac{1.44}{(\mbox{\scriptsize R}_{\mbox{\scriptsize A}} + 2\mbox{\scriptsize R}_{\mbox{\scriptsize B}}) \ \mbox{\scriptsize C}} \end{aligned}$$ Output driver duty cycle $$=\frac{t_L}{t_H+t_L}=\frac{R_B}{R_A+2R_B}$$ Output waveform duty cycle $$= \frac{t_H}{t_H + t_L} = 1 - \frac{R_B}{R_A + 2R_B}$$ Low-to-high ratio $$= \frac{t_L}{t_H} = \frac{R_B}{R_A + R_B}$$ Figure 14. Free-Running Frequency ### missing-pulse detector The circuit shown in Figure 15 can be used to detect a missing pulse or abnormally long spacing between consecutive pulses in a train of pulses. The timing interval of the monostable circuit is retriggered continuously by the input pulse train as long as the pulse spacing is less than the timing interval. A longer pulse spacing, missing pulse, or terminated pulse train permits the timing interval to be completed, thereby generating an output pulse as shown in Figure 16. Pin numbers shown are shown for the D, JG, P, PS, and PW packages. V<sub>CC</sub> = 5 V R<sub>A</sub> = 1 kΩ C = 0.1 μF See Figure 15 Input Voltage Capacitor Voltage Time - 0.1 ms/div Figure 15. Circuit for Missing-Pulse Detector Figure 16. Completed-Timing Waveforms for Missing-Pulse Detector ## frequency divider By adjusting the length of the timing cycle, the basic circuit of Figure 9 can be made to operate as a frequency divider. Figure 17 shows a divide-by-three circuit that makes use of the fact that retriggering cannot occur during the timing cycle. Figure 17. Divide-by-Three Circuit Waveforms ### pulse-width modulation The operation of the timer can be modified by modulating the internal threshold and trigger voltages, which is accomplished by applying an external voltage (or current) to CONT. Figure 18 shows a circuit for pulse-width modulation. A continuous input pulse train triggers the monostable circuit, and a control signal modulates the threshold voltage. Figure 19 shows the resulting output pulse-width modulation. While a sine-wave modulation signal is shown, any wave shape could be used. Pin numbers shown are for the D, JG, P, PS, and PW packages. NOTE A: The modulating signal can be direct or capacitively coupled to CONT. For direct coupling, the effects of modulation source voltage and impedance on the bias of the timer should be considered. Time - 0.5 ms/div Figure 18. Circuit for Pulse-Width Modulation Figure 19. Pulse-Width-Modulation Waveforms ### pulse-position modulation As shown in Figure 20, any of these timers can be used as a pulse-position modulator. This application modulates the threshold voltage and, thereby, the time delay, of a free-running oscillator. Figure 21 shows a triangular-wave modulation signal for such a circuit; however, any wave shape could be used. Pin numbers shown are for the D, JG, P, PS, and PW packages. NOTE A: The modulating signal can be direct or capacitively coupled to CONT. For direct coupling, the effects of modulation source voltage and impedance on the bias of the timer should be considered. R<sub>A</sub> = 3 kΩ R<sub>B</sub> = 500 Ω R<sub>L</sub> = 1 kΩ See Figure 20 Modulation Input Voltage Output Voltage Capacitor Voltage Time – 0.1 ms/div Figure 21. Pulse-Position-Modulation Waveforms Figure 20. Circuit for Pulse-Position Modulation ### sequential timer Many applications, such as computers, require signals for initializing conditions during start-up. Other applications, such as test equipment, require activation of test signals in sequence. These timing circuits can be connected to provide such sequential control. The timers can be used in various combinations of astable or monostable circuit connections, with or without modulation, for extremely flexible waveform control. Figure 22 shows a sequencer circuit with possible applications in many systems, and Figure 23 shows the output waveforms. Pin numbers shown are for the D, JG, P, PS, and PW packages. NOTE A: S closes momentarily at t = 0. Figure 22. Sequential Timer Circuit Figure 23. Sequential Timer Waveforms ti.com 18-Feb-2005 ### **PACKAGING INFORMATION** | Orderable Device | Status <sup>(1)</sup> | Package<br>Type | Package<br>Drawing | Pins | Package<br>Qty | e Eco Plan <sup>(2)</sup> | Lead/Ball Finish | MSL Peak Temp <sup>(3)</sup> | |------------------|-----------------------|-----------------|--------------------|------|----------------|---------------------------|------------------|--------------------------------------------| | JM38510/10901BPA | ACTIVE | CDIP | JG | 8 | 1 | None | A42 SNPB | Level-NC-NC-NC | | NE555D | ACTIVE | SOIC | D | 8 | 75 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | NE555DR | ACTIVE | SOIC | D | 8 | 2500 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | NE555P | ACTIVE | PDIP | Р | 8 | 50 | Pb-Free<br>(RoHS) | CU NIPDAU | Level-NC-NC-NC | | NE555PSLE | OBSOLETE | SO | PS | 8 | | None | Call TI | Call TI | | NE555PSR | ACTIVE | SO | PS | 8 | 2000 | Pb-Free<br>(RoHS) | CU NIPDAU | Level-2-260C-1 YEAR/<br>Level-1-235C-UNLIM | | NE555PW | ACTIVE | TSSOP | PW | 8 | 150 | Pb-Free<br>(RoHS) | CU NIPDAU | Level-1-250C-UNLIM | | NE555PWR | ACTIVE | TSSOP | PW | 8 | 2000 | Pb-Free<br>(RoHS) | CU NIPDAU | Level-1-250C-UNLIM | | NE555Y | OBSOLETE | | | 0 | | None | Call TI | Call TI | | SA555D | ACTIVE | SOIC | D | 8 | 75 | Pb-Free<br>(RoHS) | CU NIPDAU | Level-2-260C-1 YEAR/<br>Level-1-235C-UNLIM | | SA555DR | ACTIVE | SOIC | D | 8 | 2500 | Pb-Free<br>(RoHS) | CU NIPDAU | Level-2-260C-1 YEAR/<br>Level-1-235C-UNLIM | | SA555P | ACTIVE | PDIP | Р | 8 | 50 | Pb-Free<br>(RoHS) | CU NIPDAU | Level-NC-NC-NC | | SE555D | ACTIVE | SOIC | D | 8 | 75 | None | CU NIPDAU | Level-1-220C-UNLIM | | SE555DR | ACTIVE | SOIC | D | 8 | 2500 | None | CU NIPDAU | Level-1-220C-UNLIM | | SE555FKB | ACTIVE | LCCC | FK | 20 | 1 | None | POST-PLATE | Level-NC-NC-NC | | SE555JG | ACTIVE | CDIP | JG | 8 | 1 | None | A42 SNPB | Level-NC-NC-NC | | SE555JGB | ACTIVE | CDIP | JG | 8 | 1 | None | A42 SNPB | Level-NC-NC-NC | | SE555N | OBSOLETE | PDIP | N | 8 | | None | Call TI | Call TI | | SE555P | ACTIVE | PDIP | Р | 8 | 50 | None | Call TI | Level-NC-NC-NC | <sup>&</sup>lt;sup>(1)</sup> The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. **NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. None: Not yet available Lead (Pb-Free). **Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Green (RoHS & no Sb/Br):** TI defines "Green" to mean "Pb-Free" and in addition, uses package materials that do not contain halogens, including bromine (Br) or antimony (Sb) above 0.1% of total product weight. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the <sup>(2)</sup> Eco Plan - May not be currently available - please check http://www.ti.com/productcontent for the latest availability information and additional product content details. <sup>(3)</sup> MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDECindustry standard classifications, and peak solder temperature. # **PACKAGE OPTION ADDENDUM** 18-Feb-2005 accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. ### JG (R-GDIP-T8) #### **CERAMIC DUAL-IN-LINE** NOTES: A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - C. This package can be hermetically sealed with a ceramic lid using glass frit. - D. Index point is provided on cap for terminal identification. - E. Falls within MIL STD 1835 GDIP1-T8 #### FK (S-CQCC-N\*\*) #### **28 TERMINAL SHOWN** #### **LEADLESS CERAMIC CHIP CARRIER** NOTES: A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - C. This package can be hermetically sealed with a metal lid. - D. The terminals are gold plated. - E. Falls within JEDEC MS-004 ### P (R-PDIP-T8) #### PLASTIC DUAL-IN-LINE NOTES: A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - C. Falls within JEDEC MS-001 For the latest package information, go to $http://www.ti.com/sc/docs/package/pkg\_info.htm$ # D (R-PDSO-G8) # PLASTIC SMALL-OUTLINE PACKAGE NOTES: - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - C. Body dimensions do not include mold flash or protrusion not to exceed 0.006 (0,15). - D. Falls within JEDEC MS-012 variation AA. NOTES: A. All linear dimensions are in millimeters. B. This drawing is subject to change without notice. C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15. ### PW (R-PDSO-G\*\*) #### 14 PINS SHOWN ### PLASTIC SMALL-OUTLINE PACKAGE NOTES: A. All linear dimensions are in millimeters. B. This drawing is subject to change without notice. C. Body dimensions do not include mold flash or protrusion not to exceed 0,15. D. Falls within JEDEC MO-153 #### **IMPORTANT NOTICE** Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment. TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed. TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards. TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI. Reproduction of information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements. Following are URLs where you can obtain information on other Texas Instruments products and application solutions: | Products | | Applications | | |------------------|------------------------|--------------------|---------------------------| | Amplifiers | amplifier.ti.com | Audio | www.ti.com/audio | | Data Converters | dataconverter.ti.com | Automotive | www.ti.com/automotive | | DSP | dsp.ti.com | Broadband | www.ti.com/broadband | | Interface | interface.ti.com | Digital Control | www.ti.com/digitalcontrol | | Logic | logic.ti.com | Military | www.ti.com/military | | Power Mgmt | power.ti.com | Optical Networking | www.ti.com/opticalnetwork | | Microcontrollers | microcontroller.ti.com | Security | www.ti.com/security | | | | Telephony | www.ti.com/telephony | | | | Video & Imaging | www.ti.com/video | | | | Wireless | www.ti.com/wireless | Mailing Address: Texas Instruments Post Office Box 655303 Dallas, Texas 75265 Copyright © 2005, Texas Instruments Incorporated